# **EE/CSE 371 Final Project**

Adam Friesz (2263330) & Tawsif Ahmed (2223861) EE/CSE371
Jun 5, 2024
Final Lab Report

# **Design Procedure**

The following lab gave the students to implement and create anything over the DE1\_SoC that utilizes three key functions: A VGA display, some form of significant memory storage, and some form of user input. With the required steps, we implement a music editor program with a graphical display similar to a music score and enable audio playback. The user has the ability to switch between drafting and editing modes, which allows the user to quickly transcribe and hear their original creations.

We decided to represent a range of notes, corresponding to sine wave frequencies, going from a low C in the 2nd octave (C2) to a D sharp in the 7th octave (D#7). This gave us a range of 64 notes which we encoded using unsigned numbers 0-63, which conveniently fits into 6 bits of information. This range was chosen as C2 corresponds to the lowest note on the cello and D#7 corresponds to the highest note regularly played on the violin.

## User Input

The user input or user\_io module is responsible for allowing the user to compose and edit music sheets by switching between drafting, editing, and playing with the SW[1:0]. In drafting mode, the KEYs are used to select between note tones as well as its octave. The current note is always visually displayed on the HEX to let the user know before confirming. Once a note is selected, the user can confirm to display the note on the VGA and save it in their composition. The saving mechanism is accomplished through the use of a RAM block called note\_RAM and a pointer called i\_note that corresponds to the number of saved notes within the RAM. Inside the editing mode, the user has to option to reset, move forward/backward through the composition, and delete notes. Using editing and drafting modes in tandem, the user has the ability to modify notes in the middle of their composition - simplifying the creation process. The user can select to play the current composition of music, whenever they want by turning on SW[1].

| State | Button Configuration | Action        |
|-------|----------------------|---------------|
| ANY   | SW[1] = 1            | Play music    |
| Draft | 1000                 | Note up       |
| Draft | 0010                 | Note down     |
| Draft | 0001                 | Octave up     |
| Draft | 0100                 | Confirm/Place |
| Edit  | 1000                 | Move forward  |
| Edit  | 0010                 | Move backward |
| Edit  | 0001                 | Reset         |
| Edit  | 0100                 | Delete        |

Button configuration is ordered: {KEY0, KEY1, KEY2, KEY3}

State = SW[0]? Edit: Draft;

Figure 1: The chart for the User input module

**Figure 1** shows the chart used to create the module and will begin in the drafting mode with the next state being based on SW[1:0]. Inside the drafting state, the user can press KEY[0] to cycle through the octave from 2 to 7. Pressing KEY[1] and KEY[3] allows the user to increase or decrease the note respectively. The user can confirm the note and its octave by turning KEY[2], which would store it in the note\_RAM. Signals from the keys are filtered through an additional module called io\_pulse\_gen before being sent to the user\_io module. The filtering module accepts the key signals as inputs, filters them for metastability, ignores short oscillations produced by the physical mechanism of the keys, and outputs a pulse that is sent to our user\_io module. A code snippet of the module is shown below in **Figure 2**.

The user is allowed to be in the editing state by turning on SW[0]. Inside the module, the user is given the same amount of options as in the drafting state. KEY[0] allows the user to completely reset the composition, which would also erase the notes stored in the note\_RAM. The user can press KEY[1] and KEY[3] to move between notes that have been composed to edit the note or delete the note by pressing KEY[2], which would erase the note from the RAM as well. The editing can be down by going back to the draft mode to select a new note and confirming, which would replace the current note with a new note. Once the user turns on SW[1], the module goes into the play state where the user input is disabled until the switch is turned off. Inside the play state, the module gives the enable signal to the top module to allow the audio to be played.

Figure 2: The code snippet of IO\_pulse\_gen module for the User input module Graphical Interface

The node\_decoder is our graphical interface module that is responsible for managing the display of the musical notes on colored VGA given to us. It takes in status signals from the user input module to place, delete, and replace notes visually to generate a colorful version of sheet music. The display of the musical notes is updated in real-time.

The modules use a simple FSM-based **Figure 3** to do operations in order to indicate what to display on the screen. The module has two helper modules to operate, graph module and note\_color. The graph module creates the graphical outline with an x-axis and y-axis like in **Figure 4**.



Figure 3: Visual of the graph helper module



Figure 4: The ASM chart for the note\_decoder (Graphical Interface) module

The y-axis determines the note while the x-axis represents the time. Since the colored-VGA iterates through x and y constantly every clock cycle, the labels and axes are hardcoded by giving the corresponding color to the notes based on the ranges of x and y. **Figure 5** shows the code snippet of the hard-coding label G# inside the graph module.

```
// G# else if ( (x > 29 && x < 54) && ( y > 309 && y < 345)) begin
   // Left part
if ( (x > 29 && x < 32) && ( y > 320 && y < 334)) begin
r = 0; g = 89; b = 233;
   // Bottom part else if ( (x > 31 && x < 38) && ( y > 334 && y < 338)) begin r = 0; g = 89; b = 233;
   // Right part else if ( (x > 36 \&\& x < 39) \&\& ( y > 329 \&\& y < 334)) begin
       r = 0; g = 89; b = 233;
   else if ( (x > \frac{33}{3} && x < \frac{39}{3}) && ( y > \frac{327}{3} && y < \frac{330}{3}) begin r = 0; g = \frac{89}{3};
   else if ( (x > 40 \&\& x < 51) \&\& (y > 320 \&\& y < 324)) begin
       r = 0; g = 89; b = 233;
   else if ( (x > 40 \&\& x < 51) \&\& (y > 330 \&\& y < 334)) begin
      r = 0; g = 89; b = 233;
   else if ( (x > 42 && x < 45) && ( y > 316 && y < 338)) begin r = 0; g = 89; b = 233;
   else if ( (x > 46 \&\& x < 49) \&\& (y > 316 \&\& y < 338)) begin
   r = 0; g = 89; b = 233; end
   else begin
   r = 0; g = 0; b = 0;
end
```

Figure 5: The code snippet of a label from graph module

The note\_color module takes in a note that is 6-bit to represent the 0th to 63th note. C2 being 0th to D#7 being the 63th note. Based on the note and octave, it represents the color and the shade of the color. The lower octave is indicated by a darker shade of the note color, while the higher octave is represented by a lighter shade. **Figure 6** shows the code snippet of the module.

```
module note_color (note, r, g, b);
  input logic [5:0] note;
  output logic [7:0] r, g, b;
23456789012345678901234567890123345678901234567890123456789012345678901
                                       // Chooses a color based on the notes and the octave always_comb begin case (note)
                                                                                      Octave 2
                                                                     // Octave 2
: begin r = 66; g = 200; b = 0; end
1: begin r = 195; g = 199; b = 0; end
2: begin r = 195; g = 73; b = 0; end
3: begin r = 144; g = 0; b = 0; end
4: begin r = 210; g = 0; b = 65; end
5: begin r = 211; g = 0; b = 202; end
                                                                    4: begin r = 210; g

5: begin r = 211; g

6: begin r = 89; g

7: begin r = 0; g =

8: begin r = 0; g =

9: begin r = 0; g

10: begin r = 0; g

11: begin r = 0; g
                                                                                                                                                        ; g = 0; k
g = 0; b
g = 66; k
g = 203;
                                                                      // Octave 3
12: begin r = 78; g = 13: begin r = 207; g
14: begin r = 207; g
15: begin r = 167; g
16: begin r = 221; g
                                                                                                                                                                                          211; b = 0; end
= 210; b = 0; end
= 84; b = 0; end
                                                                                                                                                                                     =
                                                                                            begin r =
                                                                                                                                    = 222;
= 100;
                                                                      17: begin r = 222;

18: begin r = 100;

19: begin r = 0; g

20: begin r = 0; g

21: begin r = 0; g

22: begin r = 0; g

23: begin r = 0; g
                                                                                                                                                                        g = 0; b = 21
= 0; b = 195;
= 78; b = 221
= 215; b = 22
= 218; b = 97
= 190; b = 0;
                                                                                        Octave 4
begin r = 90; g = 222; b = 0;
begin r = 219; g = 221; b = 0
begin r = 219; g = 95; b = 0;
begin r = 188; g = 0; b = 0;
begin r = 188; g = 0; b = 0;
begin r = 233; g = 0; b = 28;
begin r = 233; g = 0; b = 226;
begin r = 111; g = 0; b = 236;
begin r = 0; g = 0; b = 216;
begin r = 0; g = 89; b = 233;
begin r = 0; g = 227; b = 233;
begin r = 0; g = 230; b = 108;
begin r = 0; g = 230; b = 108;
begin r = 0; g = 231; b = 0;
                                                                                                                                                                                          222; b = 0;
= 221; b = 0;
= 95; b = 0;
```

Figure 6: The code snippet of note\_color module

A large block of 2 dimensional RAM is used in our graphical display to store color values for each block of pixels. We initially had a 600x400 block of memory that stored the RGB values at each pixel but quickly realized this would overload the machine storage and would not be the most efficient way to store the information. We conceived of dividing the display area into blocks that represent individual half second notes, the smallest feature we display. By utilizing this "block" approach we reduced the amount of memory we needed by a factor of 500.

The note\_decoder module puts together the graph and note\_color helper modules to accurately display the notes on the VGA and edit the rgb\_RAM. The module uses two states to determine whether to draw or reset the VGA. The drawing state uses combinational logic, which looks at the x & y to determine the color of the VGA by reading from the color RAM or taking RGB from the graph module. If x & y are within a box given by us, the module outputs RGB from the RAM.

While in the draw state, if the user\_io module asserts the confirm signal, then it will start writing RGB to color RAM addresses based on the note indicated and the position of the x & y. If the delete signal is asserted, then the module will replace the address values based on the x, to be 0. These can be seen in the code snippet of the module from **Figure 7**. Reset is given a separate state to minimize the synthesized circuity by accomplishing the command sequentially. A counter increments through each column in the playing area, corresponding to the 1st dimension in our rgb RAM, and the column is reset to black.

```
always_ff @(posedge clk) begin
   if (delete) begin
      for (i = 0; i < 12; i = i+1)
            rgb_RAM[i_note-1][i] <= 0;
end

if (place) begin
      for (i = 0; i < 12; i = i+1)
            rgb_RAM[curr_pos][i] <= (i==(curr_note%12))? {note_r,note_g,note_b}: 0;
end</pre>
```

Figure 7: The code snippet of the note\_decoder module

Note Playback



Figure 8: The ASMD chart for the Note Playback ( decoder\_audio\_playback) module

The note playback or the decoder\_audio\_playback module handles the playback of the musical composition by converting the note data stored in the note\_RAM to audio amplitude data that is sent to the top module. Audio amplitude data is stored in the combined mif file, which is read by the combined\_notes ROM. We modified the note generation Python script from lab 3 to combine the mif data for all 64 notes into the same file. The generated mif file combined 375 entries from each note to save 24000 total entries with C2 starting at address 0 and C#2 starting at 375.

The module uses the ASMD Chart from **Figure 8** to constantly loop to play the composition until the SW[1] is off. Instead of creating two separate modules to build the controller and datapath, we implemented both of them in one singular module. The module stays in the idle state until the user asserts the write-enable signal. Once it is asserted, the module moves to the index state. In the index state, it checks whether the index equals i\_note. If index\_eq\_inote is asserted, the controller clears the index otherwise it clears the counter.

After index\_eq\_inote is de-asserted, the module moves to the counter state, where it checks to see if counter\_eq\_LOOPNUM is true or not. If the status signal is true, it reverts back to the index state and increments the index. If not, it will set the note address based on the current index and note in note\_RAM and move to the address state. Insider the address state, the module will check if note\_address\_eq\_max is asserted or not. If note\_address\_eq\_max is true inside the state, then it will increment the counter and loop from the counter state to the address state until note\_address\_eq\_max is de-asserted. Once it is, it will increase the note address and stay in the address state. Based on the note address, it will read from the combined ROM and output the data to the top module to play notes from the sheet music.

### Overall System

**Figure 9** shows the block diagram of our top-level module (DE1\_SoC). Our system uses CLOCK\_50 as the main clock for all modules. The HEXs are connected to show users corresponding notes that they are confirming/editing.



Figure 9: Block Diagram for Overall System

## **Results**

#### **User Input**

Our final design for user input differed from our proposal because we decided to have the user specify the notes they wanted via board switches and buttons instead of playing audio to transcribe into the microphone. We decided to make this switch because we were having a lot of difficulty with implementing digital signal processing techniques to enable us to perform a Fast Fourier Transform. Allowing the user to specify notes themselves also transforms the project from music copying to music creation. We tested the user input portion of the design by creating testbenches for the io\_pulse\_gen module and the user\_io module.

**Figure 10** shows the results of simulating the io\_pulse\_gen module. The module correctly ignores input less than the specified LEN macro and turns long strings of high input signal. This is in our simulation as the output button\_pulse[0] is only high for one clock cycle at 75ps despite the input signals buttons[0] being high for over 300ps.



Figure 10: Simulation of io\_pulse\_gen module.

We tested the user\_io module by comprehensively checking each behavior in the editing and drafting state. The simulation for confirm is shown below in **Figure 11**. From 186ps to 260ps we choose which note we have selected via the note up and note down signals. Then at 275ps the confirm signal is asserted and the values in note\_RAM accurately change along with the output signals pos\_out and note\_out which are sent to the note\_decoder. Correct behavior of incrementing i\_note and curr\_pos also occur and the additional confirm signals at 375 and 440ps verify that the curr\_pos is correctly determining which address of note\_RAM to write to.



Figure 11: Simulation of user\_io module showing accurate confirm behavior.

**Figure 12** shows the verification of the edit behavior which is a combination of navigating forward and backward while in edit mode and changing the value at the current position while in drafting mode. At 680ps we decrement curr\_pos from 5 to 4 with i\_note correctly staying at 5. The confirm signal is then asserted at 720ps and the value stored in note\_RAM[4] is correctly changed from its previous value to the current value of draft tone.



Figure 12: Simulation of user\_io module showing accurate edit behavior.

**Figure 13** shows the overall simulation of user\_io. This view allows us to verify the acceptance of consecutive signals and navigation between s\_draft and s\_edit. The correct order of adding to addresses is also clear as the 0th address of note\_RAM is first confirmed followed by 1, 2, 3, and 4.



Figure 13: Overall simulation of user\_io module.

# **Graphical Interface**

Due to the long streams of data and many clock cycles needed to simulate VGA output we decided to test the graphical interface portion of our project with a mix of testbenching as well as checking visually by synthesizing onto LabsLand. To accomplish this visual testing we created testing code that allowed us to predictably change the inputs to the VGA which simulated our input from the note\_decoder module.

Additionally, we thoroughly simulated our note\_decoder design to verify place, delete, and reset signals were correctly responded to. This allowed us to uncover timing issues with

when these signals would be high compared to when the curr\_note and curr\_pos signals were valid.

To test the functionality of our helper module, which would just be the static visual of portion of our module. We tested the graph indenpentdetly, which was seen in **Figure 3**. Then, we tested our ability to change notes and the octaves with the graph helper module and the result in seen **Figure 14**.



Figure 14: Visual simulation of the note\_color helper module

**Figure 15** shows rgb\_RAM correctly saving new values in response to the place signal which comes from user\_io. Each value being stored in the entry of rgb\_RAM is different from the previous which is expected because each note has a distinct color value and we increment the value of curr\_note between each place.



Figure 15: Simulation showing simulation of rgb\_RAM correctly updating in response to place control signal.

**Figure 16** shows the overall simulation of note\_decoder and is primarily useful to verify that the value of color changes as we cycle between x and y values. We can also see the modified content of the rgb\_RAMs. Visual verification via previous figures x and x is more useful validation for this piece of the design.



Figure 16: Full simulation of note\_decoder, showing color updating in response to x, y. Note Playback

To test our note playback module we engaged in lots of testbenching because the long synthesis time and the lack of audio capabilities on many of the LabsLand DE1s made audial testing inefficient. We simulated our design for over 100,000 clock cycles to watch it correctly cycle through the address of our ROM corresponding to each note correctly.

In **Figure 17** we can see the write signal correctly lines up with the write\_ready signal as in lab 3. Additionally we can verify that note\_address is correctly incrementing and resetting when its value is equal to 375 greater than its initial value at which point counter increments.



Figure 17: Simulation showing accurate incrementation of decoder\_audio\_playback note\_address.

**Figure 18** shows a more zoomed out view of the audio playback simulation. This view allows us to verify the proper incrementation of counter. When counter reaches 127 it resets to 0 and the value of index is incremented. This ensures that the correct section of audio is looped over for each period of the music stored in note\_RAM.



Figure 18: Simulation showing accurate incrementation of decoder\_audio\_playback counter.

**Figure 19** shows the most zoomed out view of the audio playback module. This view allows us to verify that the audio correctly loops while write\_en is still active. This is shown at around 500,000ps when index resets to 0 after reaching 4 which is equal to i\_note minus 1. The initial frame of simulation at 0ps also shows us that write is disabled when write\_en is deasserted.



Figure 19: Full simulation of decoder\_audio\_playback, showing accurate incrementation of index.

### DE1\_SoC

Simulation of our overall design was difficult because of the large number of clock cycles needed to verify the behavior of audio playback and VGA output. It is also unnecessary because there is no significant logic in the top-level module and it merely serves to connect our individual pieces. Considering we thoroughly simulated our modules individually there is no loss of verification in not having a testbench for the DE1-SoC.sv file.

### Flow Summary



Figure 20: Flow summary for our final design.la

# **Experience Report**

This lab was challenging for us partly because of the broad project description and the freedom we had in choosing our own topic. We initially set out to implement the Fast Fourier Transform to perform note recognition of a microphone input. We spent about 15 hours working on this idea but were ultimately unsuccessful primarily due to our lack of requisite knowledge in the field of digital signal processing. This is still a goal that we would like to work towards in the future and many of the structures we built in this project, such as the audio playback and graphical interface, would aid in its completion.

Working with the new video driver module to communicate with the VGA was another point of difficulty. Our initial approach to this interface was to use a series of hard-coded if statements to divide the playing area into blocks of different colors. This approach is shown in the graph module. As we became more familiar with the new driver we discovered more efficient algorithmic approaches to interface with the VGA through the use of a RAM storing the pixel color for each x and y coordinate.

This lab took approximately 45 hours to complete with time being spent as follows:

- Planning and development of FFT-based approach 15 hours
- Graphics development 11 hours
- Audio playback 4 hours
- User input 7 hours
- Testbenching 6 hours
- Lab report 6 hours